179 lines
11 KiB
Verilog
179 lines
11 KiB
Verilog
|
|
module IIR_top #(
|
|
parameter data_out_width = 23
|
|
,parameter temp_var_width = data_out_width + 14
|
|
)
|
|
(
|
|
input rstn
|
|
,input clk
|
|
,input en
|
|
,input signed [15 :0] IIRin_p0 // x(8n+9)
|
|
,input signed [15 :0] IIRin_p1 // x(8n+10)
|
|
,input signed [15 :0] IIRin_p2 // x(8n+11)
|
|
,input signed [15 :0] IIRin_p3 // x(8n+12)
|
|
,input signed [15 :0] IIRin_p4 // x(8n+13)
|
|
,input signed [15 :0] IIRin_p5 // x(8n+14)
|
|
,input signed [15 :0] IIRin_p6 // x(8n+15)
|
|
,input signed [15 :0] IIRin_p7 // x(8n+16)
|
|
,input signed [15 :0] IIRin_p0_r2 // x(8n+9) delay 2M -> x(8n- 7)
|
|
,input signed [15 :0] IIRin_p1_r4 // x(8n+10) delay 4M -> x(8n-22)
|
|
,input signed [15 :0] IIRin_p2_r6 // x(8n+11) delay 6M -> x(8n-37)
|
|
,input signed [15 :0] IIRin_p3_r8 // x(8n+12) delay 8M -> x(8n-52)
|
|
,input signed [15 :0] IIRin_p4_r10 // x(8n+13) delay 10M -> x(8n-67)
|
|
,input signed [15 :0] IIRin_p5_r12 // x(8n+14) delay 12M -> x(8n-82)
|
|
,input signed [15 :0] IIRin_p6_r14 // x(8n+15) delay 14M -> x(8n-97)
|
|
,input signed [31 :0] a_re
|
|
,input signed [31 :0] b_re
|
|
,input signed [31 :0] ab_re
|
|
,input signed [31 :0] abb_re
|
|
,input signed [31 :0] ab_pow3_re
|
|
,input signed [31 :0] ab_pow4_re
|
|
,input signed [31 :0] ab_pow5_re
|
|
,input signed [31 :0] ab_pow6_re
|
|
,input signed [31 :0] ab_pow7_re
|
|
,input signed [31 :0] b_pow8_re
|
|
|
|
,output signed [data_out_width-1 :0] IIRout_p0 // y(8n-8)
|
|
,output signed [data_out_width-1 :0] IIRout_p1 // y(8n-23)
|
|
,output signed [data_out_width-1 :0] IIRout_p2 // y(8n-38)
|
|
,output signed [data_out_width-1 :0] IIRout_p3 // y(8n-53)
|
|
,output signed [data_out_width-1 :0] IIRout_p4 // y(8n-68)
|
|
,output signed [data_out_width-1 :0] IIRout_p5 // y(8n-83)
|
|
,output signed [data_out_width-1 :0] IIRout_p6 // y(8n-98)
|
|
,output signed [data_out_width-1 :0] IIRout_p7 // y(8n-113)
|
|
);
|
|
|
|
wire signed [temp_var_width- 1:0] IIRout_p0_re;
|
|
wire signed [temp_var_width- 3:0] IIRout_p1_re;
|
|
wire signed [temp_var_width- 5:0] IIRout_p2_re;
|
|
wire signed [temp_var_width- 7:0] IIRout_p3_re;
|
|
wire signed [temp_var_width- 9:0] IIRout_p4_re;
|
|
wire signed [temp_var_width-11:0] IIRout_p5_re;
|
|
wire signed [temp_var_width-13:0] IIRout_p6_re;
|
|
wire signed [temp_var_width-15:0] IIRout_p7_re;
|
|
|
|
|
|
|
|
IIR_Filter_p8 #(
|
|
.data_out_width (temp_var_width )
|
|
) inst_iir_p0 (
|
|
.clk (clk ),
|
|
.rstn (rstn ),
|
|
.en (en ),
|
|
.dinp0 (IIRin_p7 ), // x(8n+16)
|
|
.dinp1 (IIRin_p6 ), // x(8n+15)
|
|
.dinp2 (IIRin_p5 ), // x(8n+14)
|
|
.dinp3 (IIRin_p4 ), // x(8n+13)
|
|
.dinp4 (IIRin_p3 ), // x(8n+12)
|
|
.dinp5 (IIRin_p2 ), // x(8n+11)
|
|
.dinp6 (IIRin_p1 ), // x(8n+10)
|
|
.dinp7 (IIRin_p0 ), // x(8n+9)
|
|
.a_re (a_re ),
|
|
.ab_re (ab_re ),
|
|
.abb_re (abb_re ),
|
|
.ab_pow3_re (ab_pow3_re ),
|
|
.ab_pow4_re (ab_pow4_re ),
|
|
.ab_pow5_re (ab_pow5_re ),
|
|
.ab_pow6_re (ab_pow6_re ),
|
|
.ab_pow7_re (ab_pow7_re ),
|
|
.b_pow8_re (b_pow8_re ),
|
|
.dout_re (IIRout_p0_re ) // Re(y(8n-8))
|
|
);
|
|
|
|
IIR_Filter_p1 #(
|
|
.cascade_in_width (temp_var_width )
|
|
) inst_iir_p1(
|
|
.clk (clk ),
|
|
.rstn (rstn ),
|
|
.en (en ),
|
|
.din_re (IIRin_p0_r2 ), // x(8n-7)
|
|
.dout_r1_re (IIRout_p0_re ), // Re(y(8n-8))
|
|
.a_re (a_re ),
|
|
.b_re (b_re ),
|
|
.dout_re (IIRout_p1_re ) // Re(y(8n-23))
|
|
);
|
|
IIR_Filter_p1 #(
|
|
.cascade_in_width (temp_var_width-2 )
|
|
) inst_iir_p2 (
|
|
.clk (clk ),
|
|
.rstn (rstn ),
|
|
.en (en ),
|
|
.din_re (IIRin_p1_r4 ), // x(8n-22)
|
|
.dout_r1_re (IIRout_p1_re ), // Re(y(8n-23))
|
|
.a_re (a_re ),
|
|
.b_re (b_re ),
|
|
.dout_re (IIRout_p2_re ) // Re(y(8n-38))
|
|
);
|
|
IIR_Filter_p1 #(
|
|
.cascade_in_width (temp_var_width-4 )
|
|
) inst_iir_p3 (
|
|
.clk (clk ),
|
|
.rstn (rstn ),
|
|
.en (en ),
|
|
.din_re (IIRin_p2_r6 ), // x(8n-37)
|
|
.dout_r1_re (IIRout_p2_re ), // Re(y(8n-38))
|
|
.a_re (a_re ),
|
|
.b_re (b_re ),
|
|
.dout_re (IIRout_p3_re ) // Re(y(8n-53))
|
|
);
|
|
IIR_Filter_p1 #(
|
|
.cascade_in_width (temp_var_width-6 )
|
|
) inst_iir_p4 (
|
|
.clk (clk ),
|
|
.rstn (rstn ),
|
|
.en (en ),
|
|
.din_re (IIRin_p3_r8 ), // x(8n-52)
|
|
.dout_r1_re (IIRout_p3_re ), // Re(y(8n-53))
|
|
.a_re (a_re ),
|
|
.b_re (b_re ),
|
|
.dout_re (IIRout_p4_re ) // Re(y(8n-68))
|
|
);
|
|
IIR_Filter_p1 #(
|
|
.cascade_in_width (temp_var_width-8 )
|
|
) inst_iir_p5 (
|
|
.clk (clk ),
|
|
.rstn (rstn ),
|
|
.en (en ),
|
|
.din_re (IIRin_p4_r10 ), // x(8n-67)
|
|
.dout_r1_re (IIRout_p4_re ), // Re(y(8n-68))
|
|
.a_re (a_re ),
|
|
.b_re (b_re ),
|
|
.dout_re (IIRout_p5_re ) // Re(y(8n-83))
|
|
);
|
|
IIR_Filter_p1 #(
|
|
.cascade_in_width (temp_var_width-10 )
|
|
) inst_iir_p6 (
|
|
.clk (clk ),
|
|
.rstn (rstn ),
|
|
.en (en ),
|
|
.din_re (IIRin_p5_r12 ), // x(8n-82)
|
|
.dout_r1_re (IIRout_p5_re ), // Re(y(8n-83))
|
|
.a_re (a_re ),
|
|
.b_re (b_re ),
|
|
.dout_re (IIRout_p6_re ) // Re(y(8n-98))
|
|
);
|
|
IIR_Filter_p1 #(
|
|
.cascade_in_width (temp_var_width-12 )
|
|
) inst_iir_p7 (
|
|
.clk (clk ),
|
|
.rstn (rstn ),
|
|
.en (en ),
|
|
.din_re (IIRin_p6_r14 ), // x(8n-97)
|
|
.dout_r1_re (IIRout_p6_re ), // Re(y(8n-98))
|
|
.a_re (a_re ),
|
|
.b_re (b_re ),
|
|
.dout_re (IIRout_p7_re ) // Re(y(8n-113))
|
|
);
|
|
|
|
assign IIRout_p0 = IIRout_p0_re[temp_var_width- 0-1 : temp_var_width- 0-data_out_width]; // y(8n-8)
|
|
assign IIRout_p1 = IIRout_p1_re[temp_var_width- 2-1 : temp_var_width- 2-data_out_width]; // y(8n-23)
|
|
assign IIRout_p2 = IIRout_p2_re[temp_var_width- 4-1 : temp_var_width- 4-data_out_width]; // y(8n-38)
|
|
assign IIRout_p3 = IIRout_p3_re[temp_var_width- 6-1 : temp_var_width- 6-data_out_width]; // y(8n-53)
|
|
assign IIRout_p4 = IIRout_p4_re[temp_var_width- 8-1 : temp_var_width- 8-data_out_width]; // y(8n-68)
|
|
assign IIRout_p5 = IIRout_p5_re[temp_var_width-10-1 : temp_var_width-10-data_out_width]; // y(8n-83)
|
|
assign IIRout_p6 = IIRout_p6_re[temp_var_width-12-1 : temp_var_width-12-data_out_width]; // y(8n-98)
|
|
assign IIRout_p7 = IIRout_p7_re[temp_var_width-14-1 : temp_var_width-14-data_out_width]; // y(8n-113)
|
|
|
|
endmodule
|
|
|