thfu
|
900c042f75
|
add coefficient generation module and z_dsp; remove interpolation module and other files; suggest further simplification of RTL code using for-loops
|
2025-03-08 13:54:21 +08:00 |
thfu
|
e42378b1ab
|
An eight-channel parallel IIR filter, with the on-chip coefficient generation module yet to be developed, and no for loops used.
|
2025-03-03 18:10:00 +08:00 |
thfu
|
2861f02533
|
Á½Â·²¢ÐеÄIIRÂ˲¨Æ÷£¬ÏÂÒ»²½¸ÄÖÁ°Ë·²¢ÐÐ
|
2025-02-26 15:50:49 +08:00 |
unknown
|
9dcfcd4028
|
v01-.v files convert reg to wire;.m files include diff and sqt both less than 1e-4
|
2024-11-26 20:38:29 +08:00 |
unknown
|
456a9fb479
|
v01-z_dsp delay width debug;add z_dsp.m add diff_plot_py.m
|
2024-11-26 17:57:19 +08:00 |
thfu
|
5cd9b46a21
|
v01-add round module;intp8 and mult_C using round;Modify the directory structure
|
2024-11-26 13:34:17 +08:00 |
thfu
|
6908587dae
|
v01-enable of clk_div2;8pin to 4pin;valid I/O
|
2024-11-25 23:05:43 +08:00 |
thfu
|
34cf630d95
|
v01-coef both with 32bit;width parameterized
|
2024-11-25 20:26:22 +08:00 |
unknown
|
e757bd72c6
|
Enable of clk_div2 tested on FPGA
|
2024-11-07 10:57:58 +08:00 |
thfu
|
2fdaaa3611
|
Fit modification of enable signal as clk divided by 2
|
2024-11-04 19:07:35 +08:00 |
thfu
|
da3157a7d8
|
Modify enable signal as clk divided by 2
|
2024-11-04 19:03:02 +08:00 |
thfu
|
85b2d97c02
|
modify relevant .v file and .m file to verify the accuracy of rtl code
|
2024-10-17 17:29:11 +08:00 |
unknown
|
c6ff7dc280
|
add 8 interpolation
|
2024-10-08 11:24:32 +08:00 |