2025-03-08 11:32:53 +08:00
|
|
|
//+FHDR--------------------------------------------------------------------------------------------------------
|
|
|
|
// Company:
|
|
|
|
//-----------------------------------------------------------------------------------------------------------------
|
|
|
|
// File Name : mult_C.v
|
|
|
|
// Department :
|
|
|
|
// Author : thfu
|
|
|
|
// Author's Tel :
|
|
|
|
//-----------------------------------------------------------------------------------------------------------------
|
|
|
|
// Relese History
|
|
|
|
// Version Date Author Description
|
|
|
|
// 0.1 2024-05-28 thfu
|
|
|
|
//2024-05-28 10:22:18
|
|
|
|
//-----------------------------------------------------------------------------------------------------------------
|
|
|
|
// Keywords :
|
|
|
|
//
|
|
|
|
//-----------------------------------------------------------------------------------------------------------------
|
|
|
|
// Parameter
|
|
|
|
//
|
|
|
|
//-----------------------------------------------------------------------------------------------------------------
|
|
|
|
// Purpose :
|
|
|
|
//
|
|
|
|
//-----------------------------------------------------------------------------------------------------------------
|
|
|
|
// Target Device:
|
|
|
|
// Tool versions:
|
|
|
|
//-----------------------------------------------------------------------------------------------------------------
|
|
|
|
// Reuse Issues
|
|
|
|
// Reset Strategy:
|
|
|
|
// Clock Domains:
|
|
|
|
// Critical Timing:
|
|
|
|
// Asynchronous I/F:
|
|
|
|
// Synthesizable (y/n):
|
|
|
|
// Other:
|
|
|
|
//-FHDR--------------------------------------------------------------------------------------------------------
|
|
|
|
module mult_x #(
|
|
|
|
parameter integer A_width = 8
|
|
|
|
,parameter integer C_width = 8
|
|
|
|
,parameter integer D_width = 8
|
2025-03-12 22:01:27 +08:00
|
|
|
,parameter integer o_width = 31//division
|
2025-03-08 11:32:53 +08:00
|
|
|
|
|
|
|
)
|
|
|
|
|
|
|
|
(
|
|
|
|
clk,
|
|
|
|
rstn,
|
|
|
|
en,
|
|
|
|
a,
|
|
|
|
c,
|
|
|
|
d,
|
|
|
|
Re,
|
|
|
|
Im
|
|
|
|
);
|
|
|
|
|
|
|
|
input rstn;
|
|
|
|
input clk;
|
|
|
|
input en;
|
2025-03-12 22:01:27 +08:00
|
|
|
input signed [A_width-1 :0] a;
|
|
|
|
input signed [C_width-1 :0] c;
|
|
|
|
input signed [D_width-1 :0] d;
|
2025-03-08 11:32:53 +08:00
|
|
|
|
2025-03-12 22:01:27 +08:00
|
|
|
output signed [o_width-1 :0] Re;
|
|
|
|
output signed [o_width-1 :0] Im;
|
2025-03-08 11:32:53 +08:00
|
|
|
|
2025-03-12 22:01:27 +08:00
|
|
|
wire signed [A_width+C_width-1:0] ac;
|
|
|
|
wire signed [A_width+D_width-1:0] ad;
|
|
|
|
wire signed [o_width-1 :0] Re_trunc;
|
|
|
|
wire signed [o_width-1 :0] Im_trunc;
|
2025-03-08 11:32:53 +08:00
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
DW02_mult #(A_width,C_width) inst_c1( .A (a ),
|
|
|
|
.B (c ),
|
|
|
|
.TC (1'b1 ),
|
|
|
|
.PRODUCT (ac )
|
|
|
|
);
|
|
|
|
|
|
|
|
DW02_mult #(A_width,D_width) inst_c3( .A (a ),
|
|
|
|
.B (d ),
|
|
|
|
.TC (1'b1 ),
|
|
|
|
.PRODUCT (ad )
|
|
|
|
);
|
|
|
|
|
|
|
|
|
|
|
|
|
2025-03-12 14:36:22 +08:00
|
|
|
trunc #(
|
2025-03-12 22:01:27 +08:00
|
|
|
.diw (A_width+C_width )
|
|
|
|
,.msb (A_width+C_width-2 )
|
|
|
|
,.lsb (A_width+C_width-o_width-1 )
|
|
|
|
) u_round1 (clk, rstn, en, ac, Re_trunc);
|
2025-03-12 14:36:22 +08:00
|
|
|
trunc #(
|
2025-03-12 22:01:27 +08:00
|
|
|
.diw (A_width+D_width )
|
|
|
|
,.msb (A_width+D_width-2 )
|
|
|
|
,.lsb (A_width+D_width-o_width-1 )
|
|
|
|
) u_round2 (clk, rstn, en, ad, Im_trunc);
|
2025-03-08 11:32:53 +08:00
|
|
|
|
|
|
|
// Since this is complex multiplication, the output bit width needs to be increased by one compared to the input.
|
2025-03-12 14:36:22 +08:00
|
|
|
assign Re = Re_trunc;
|
|
|
|
assign Im = Im_trunc;
|
2025-03-08 11:32:53 +08:00
|
|
|
|
|
|
|
endmodule
|